```
![](_page_0_Picture_0.jpeg)
# **Master of Engineering - ME (Embedded Systems)**
Course Name: Advanced Computer Architecture
--- ---
Course Code: ESD 5101
Academic Year: 2024 - 25
Semester: I
Name of the Course Coordinator: Ravikala Kamath
Name of the Program Coordinator: Dr. Dinesh Rao
# **Course File**
Signature of Program Coordinator Signature of Course Coordinator
with Date with Date 5.8.23
![](_page_1_Picture_0.jpeg)
1. Course Plan 6
1.1 Primary Information 6
1.2 Course Outcomes (COs) 7
1.3 Assessment Plan 7
1.4 Lesson Plan 10
1.5 References 13
1.6 Other Resources (Online, Text, Multimedia, etc.) 13
1.7 Course Outcomes (COs) Error! Bookmark not defined.
1.8 Course Timetable 14
1.9 Assessment Plan 15
1.10 Assessment Details 16
```

1.11 Course Articulation Matrix 17

- 2. Assessment Details Error! Bookmark not defined.
- 2.1 Student Details: Error! Bookmark not defined.
- 2.2 Assessment outcomes Error! Bookmark not defined.

--- ---

- 2.3 Analysis of Assessment outcomes Error! Bookmark not defined.
- 2.4 Attainment of Course Outcomes (Direct) Error! Bookmark not defined.
- 2.5 Attainment of Course Outcomes (Indirect): Course End Survey (CES) Questionnaire Error! Bookmark not defined.
- 2.6 Attainment of Course Outcomes (Indirect): Analysis Error! Bookmark not defined.
- 3. CO-PO Assessment Error! Bookmark not defined.
- 4. Observations and Comments Error! Bookmark not defined.
- 4.1 Observations from Course Coordinator based on the direct and indirect assessments Error!

  Bookmark not defined.
- 4.2 Comments/Suggestions by the Course Coordinator Error! Bookmark not defined.

![](\_page\_3\_Picture\_0.jpeg)

# Program Education Objectives (PEOs)

The overall objectives of the Learning Outcomes-based Curriculum Framework (LOCF) for \*\*ME (Embedded Systems)\*\*, program are as follows.

PEO No. Education Objective

--- ---

- PEO 1 Enable to draw upon fundamental and advanced knowledge to apply analytical and computational approaches to solve technological problems in embedded systems.
- PEO 2 Introduce state of art technologies in the area of embedded systems and inculcate ethical practices to make industry-ready professionals.
- PEO 3 Promote scientific and societal advancement through research and entrepreneurship.

![]( page 4 Picture 0.jpeg)

# Program Outcomes (POs)

By the end of the postgraduate program in \*\*ME (Embedded Systems )\*\*, graduates will be able to:

PO1 Independently carry out research /investigation and development work to solve practical

problems.

--- ---

PO2 Write and present a substantial technical report/document.

PO3 Demonstrate a degree of mastery over the area as per the specialization of the program. The

mastery should be at a level

higher than the requirements in the appropriate bachelor program.

PO4 Develop and implement embedded systems requirements based on theoretical principles and

practical knowledge.

PO5 Demonstrate knowledge of the underlying principles and evaluation methods for analyzing

data for decision-making.

![](\_page\_5\_Picture\_0.jpeg)

#1. Course Plan

## 1.1 Primary Information

Course Name: Advanced Computer Architecture [ESD 5101]

--- ---

L-T-P-C: 3-0-0-3

Contact Hours: 36 Hours

Pre-requisite: Basic Programming with C

Core/ PE/OE: Core

![](\_page\_6\_Picture\_0.jpeg)

# 1.2 Course Outcomes (COs), Program outcomes (POs) and Bloom's Taxonomy Mapping

CO At the end of this course, the student should be able to: No. of Contact Program Outcomes

BL

--- --- --- ---

Hours (PO's)

CO1 Apply and use the various type of architectures and its 12 PO3 3 classes, pipelines ,instruction sets

CO2 Analyze and design the various components of processors 9 PO5 4

, pipeline stages, and developing applications on ARM

CO3 Evaluate and justify the processing section of control 9 PO4 5

units

### 1.3 Assessment Plan

![](\_page\_7\_Picture\_0.jpeg)

Components Mid Semester Flexible Assessments End semester/ Makeup

--- --- ---

(2 - 3 in number) examination

Duration 90 minutes To be decided by the faculty. 180 minutes

Weightage 0.3 0.1 0.5

Typology of questions Applying; Analyzing, Applying; Analyzing, Applying; Analyzing;

Evaluating. Evaluating.

Evaluating Answer all 5

Pattern

questions of 10 Assignment: Answer all 10 full questions of

marks each. Each [To be decided by the faculty. 10 marks each. Each question

question may have 2 May be Assignments, Problem may have 2 to 3 parts of

to 3 parts of solving, etc.] 3/4/5/6/7 marks.

3/4/5/6/7 marks.

Schedule As per academic Assignment submission: Decided by faculty may be As per academic calendar.

calendar.

November 2024

Topics covered Introduction - ECODING DESIGNING THE Comprehensive examination

HARDWARES, INSTRUCTION covering the full syllabus. TECHNIUES, ![](\_page\_8\_Picture\_0.jpeg) INSTRUCTION SET ARCHITECTURES, Students are expected to answer SET, BUS MEMORY CONCEPTS all questions. STRUCTURES PARALLEL ARCHITECTURES ADDERS HAZARDS **MULTIPLIERS** DIVISORS, **REGISTERS DESIGN OF CONTROL UNITS APPLICATIONS** OF ARM **PROGRAMS** ![](\_page\_9\_Picture\_0.jpeg) ### 1.4 Lesson Plan L. No. TOPICS Course Outcome Addressed L0 Course delivery plan, Course assessment plan, Course outcomes, Program outcomes, CO-PO mapping, reference books ---L1 Introduction of types of architectures, bus structures CO1 L2 Bus structures, classification CO1 L3 Introduction of ARM processors architectures CO1 L4 Instruction level register ,general purpose register designs CO3 L5 Instruction sets, types CO2

L6 Adders, types of adders logical designs CO3 L7 Multipliers, designs CO3 L8 Barrel shifters CO2 ![](\_page\_10\_Picture\_0.jpeg) L9 Barrel shift registers CO2 --- --- ---L10 Sequential multipliers CO2 L11 Sequential multipliers and design CO3 L12 ROM based multipliers CO3 L13 ALU design CO2 L14 Addressing modes CO2 L15 Addressing modes CO3 L16 ARM and THUMB instructions, endianness assembly programming CO2 L17 Booths algorithms CO3 L18 Division algorithms CO2 L19 Control unit CO2 L20 Hardware approach CO3 IT1 INTERNAL TEST 1 CO2, CO3 L21 Microprogrammed approach CO2 L22 Firmware coprocessor float point numbers CO1 L23 Memory, types CO1 L24 Memory hierarchy CO1 L25 Static and dynamic RAM, ROM, types CO1 L26 Cache memory perfomaces CO2 L27 Virtual memoryies CO2 ![](\_page\_11\_Picture\_0.jpeg)

L28 Introduction to pipeling CO1

--- ---

- L29 Hazards CO3
- L30 Datapath and control considerations CO3
- L31 Parallel processing CO1
- L32 Uni and multi processor CO1
- L33 Parallel computer structures, architectures CO2
- L34 Classification schemes of parallel computer structures CO2
- L35 Principle and vector processing CO1
- L36 Structures and algorithms for array processors CO1
- ![](\_page\_12\_Picture\_0.jpeg)
- #1.5 References
- 1. CV Hamacher, Vranseic and Zaky, "Computer Organization", Fifth Edition, Tata-MacgrawHill
- 2. Rafiguzzamann, "Modern Computer Architecture", Chandra, Galgotia Publications
- 3. John L Hennessy and David A Patterson ,"Computer Architecture: A Quantitative approach", 2nd Edition
- 4. John L Hennessy and David A Patterson, "Principles of Computer Architecture", Prentice Hall
- 5. Shivarama Danadamudi, "Guide to RISC Processors for Programmers & Engineers", Springer Publications.
- 6. "ARM Architecture Reference Manual", David Seal ,Addison-Wesley,2nd Edition
- 7. "AMBA Specification", ARM7TDMI Datasheet.
- 8. "Computer Organisation and Design", David A Patterson, John L Hennessy
- 9. David Seal, "ARM Architecture Reference Manual", 2nd Edition, Addison-Wesley Professional.
- 10. Steve Furber,"ARM System-on-Chip Architecture",2nd Edition, Addison-Wesley Professional, ISBN-13: 078-5342675191,ISBN-10: 0201675196
- 11. William Hohl, Christopher Hinds,"ARM Assembly Language: Fundamentals and Techniques",2nd Edition, ISBN-13: 978-1482229851, ISBN-10: 1482229854
- 12. Andrew Sloss, Dominic Symes, Chris Wright, "ARM System Developer's Guide: Designing and

Optimizing System Software",1st Edition,The Morgan Kaufmann Series in Computer Architecture and Design, ISBN13: 978-1558608740, ISBN-10: 1558608745

- 13. Websites & Transaction Papers 14.
- 14. MOOC: https://www.mooc-list.com/course/computer-architecture-coursera

# 1.6 Other Resources (Online, Text, Multimedia, etc.)

- 1. Web Resources: Blog, Online tools and cloud resources.
- 2. Journal Articles.

![](\_page\_13\_Picture\_0.jpeg)

## 1.7 Course Timetable

1 st Semester Embedded Systems Room: LG1 LH

--- --- --- --- --- --- ---

9-10 10-11 11-12 12-1 1-2 2-3 3-4 4-5

MON ACA

TUE

WED ACA

THU ACA LAB

FRI ACA

SAT

![](\_page\_14\_Picture\_0.jpeg)

## 1.8 Assessment Plan

COs

--- --- --- --- ---

CO No. CO Name IT-1 Assignment End Semester CO wise

(Max. 50) (Max. 10) (Max. 100) Weightage

CO1 Apply and use the various type of architectures and 5 20 0.2

its classes, pipelines, instruction sets

Analyze and design the various components of

CO2 processors , pipeline stages, and developing 25 5- 40 0.4

applications on ARM

Evaluate and justify the processing section of

CO3 control units 25 10 40 0.4

Marks (weightage) 0.3 0.2 0.5 1.0

Note:

![](\_page\_15\_Picture\_0.jpeg)

- In-semester Assessment is considered as the Internal Assessment (IA) in this course for 50 marks, which includes the performances in class participation, assignment work, class tests, mid-term tests, quizzes etc.
- End-semester examination (ESE) for this course is conducted for a maximum of 100 and the same will be scaled down to 50.
- End-semester marks for a maximum of 50 and IA marks for a maximum of 50 are added for a maximum of 100 marks to decide upon the grade in this course.

Weightage for CO1 = (IT1 marks for CO1 / 2.5 + IT2 marks for CO1 / 2.5 + Assignment marks for CO1 + ESE marks for CO1 / 2)/100 = (25/2.5 + 0 + 0 + 20/2)/100 = 0.2

### 1.9 Assessment Details

The assessment tools to be used for the Current Academic Year (CAY) are as follows:

![]( page 16 Picture 0.jpeg)

SI. Tools Weightage Frequency Details of Measurement (Weightage/Rubrics/Duration, etc.)

--- --- --- --- ---

No.

- Performance is measured using internal test attainment level.
- Reference: question paper and answer scheme. 1 Internal Test 0.3 1

  Each internal test is assessed for a maximum of 50 marks and scaled down to 40 -

marks.

- Performance is measured using assignments/quiz attainment level. 2 Assignments 0.2 2

- Assignments/quiz are evaluated for a maximum of 10 marks.
- Performance is measured using ESE attainment level.
- 3 ESE 0.5 1 Reference: question paper and answer scheme.
- ESE is assessed for a maximum of 100 marks and scaled down to 50 marks.

### 1.10 Course Articulation Matrix

![](\_page\_17\_Picture\_0.jpeg)

CO PO1 PO2 PO3 PO4 PO5

--- --- --- --- ---

CO1 Y

CO2 Y

CO3 Y

Average Articulation Level Y Y Y